

### University of California College of Engineering Department of Electrical Engineering and Computer Sciences

D. Markovic

TuTh 11-12:30

Thursday, October 6, 6:30-8:00pm

# EECS 141: FALL 05—MIDTERM 1

| NAME | Last | First                  |  |  |  |  |
|------|------|------------------------|--|--|--|--|
|      |      |                        |  |  |  |  |
| SID  |      |                        |  |  |  |  |
|      |      |                        |  |  |  |  |
|      |      | <b>Problem 1 (15):</b> |  |  |  |  |
|      |      | <b>Problem 2 (13):</b> |  |  |  |  |
|      |      | <b>Problem 3 (12):</b> |  |  |  |  |
|      |      | <b></b>                |  |  |  |  |
|      |      | <b>Total (40)</b>      |  |  |  |  |

## PROBLEM 1: VTC, Delay (15 pts)

Consider the digital circuit shown in Fig. 1a. Assume **short-channel** transistor and you may also assume that **all capacitances are constant and linear over the operation range**. External load capacitance  $C_L = 1 \text{fF}$ ,  $V_{DD} = 2.5 \text{V}$ ,  $R = 40 \text{k}\Omega$ . Parameters of NMOS transistor are given below:

$$k' = 100 \; \mu A/V^2, \; V_{T0} = 0.5 V, \quad V_{DSAT} = 0.5 V, \quad \gamma = 0, \quad \lambda = 0, \quad W \; / \; L = 0.5 \mu m \; / \; 0.25 \mu m \\ WL \cdot C_{ox} = 0.6 \; \text{fF}, \quad C_{DB} = C_{SB} = 0.1 \; \text{fF}, \quad C_{GD,overlap} = C_{GS,overlap} = 0.1 \; \text{fF}$$





**a.** Sketch the VTC for this circuit using the diagram below. Clearly indicate break points and operation modes of transistor M and diode D. What is  $V_{out}$  when  $V_{in} = V_{DD}$ ? (5 pts)



$$V_{out} \left( V_{in} = V_{DD} \right) =$$

| b. | Calculate the delay of the circuit in Fig. 1a when the input changes from 0 to $V_{DD}$ . Let $V_M = 1$ V |
|----|-----------------------------------------------------------------------------------------------------------|
|    | and assume that $V_{in}$ was at 0 for a long time before the transition. If you are not sure of your      |
|    | answer in (a), assume that the output reaches final value $V_{high} = 1.75$ V. What are the equivalent    |
|    | capacitance, equivalent resistance, and the delay? (5 pts)                                                |

$$C_{eq} = R_{eq} = t_p =$$

c. What is the energy dissipated as heat during high-to-low transition at the output? Assume input voltage step from  $V_{DD}$  to 0 and initial  $V_{out} = 1.75$ V. (1 pt)

$$E_{diss} =$$

**d.** For the circuit in Fig. 1b, determine the final value of  $V_A$ ,  $V_B$ ,  $V_C$ , assuming initial condition at each of the nodes is 3V and  $V_{TP} = -0.5$ V (ignore body effect). (2 pts)



$$V_A = V_B = V_C =$$

e. Assuming that switch closes at time t = 0, what is the output voltage at  $t = 0^+$  and  $t = \infty$  for the circuit in Fig. 1c?  $C_L$  was initially discharged,  $V_{TP} = -0.5$ V. Briefly explain your answer (one line for each point). (2 pts)



Fig. 1a

$$V_{out} (t = 0^+) =$$

$$V_{out} (t = \infty) =$$

## PROBLEM 2: Sizing (13 pts)

Assume the inverters are implemented in standard CMOS with symmetrical VTC. Furthermore, assume  $C_{intrinsic} = C_{gate}$  ( $\gamma = 1$ ). Equivalent resistance and input capacitance of unit-sized inverter are R and C, respectively. Sizing factor  $S \ge 1$ .

**a.** For inverters in Fig. 2a, pick the best sizing factors  $S_2$  and  $S_3$  to minimize propagation delay. What is the minimum delay (in terms of  $t_{p0}$ )? (3 pts)



$$S_2 = S_3 = t_p =$$

**b.** What is the total energy drawn from supply when the input switches from 0 to  $V_{DD}$ ? What is the total energy dissipated as heat by the circuit? (Answer in symbolic terms: C,  $V_{DD}$ ) (2 pts)

$$E_{supply} = E_{diss} =$$

c. For inverters in Fig. 2a (previous page), pick the best sizing  $S_2$  and  $S_3$  to minimize energy consumption. You may assume square wave at the input with period T. What is the total energy consumed for a full cycle  $(0\rightarrow 1, 1\rightarrow 0)$ ? (3 pts)

$$S_2 = S_3 = S_3$$

 $E_{cycle} =$ 

**d.** What is the delay (in terms of  $t_{p0}$ ) of the circuit in Fig. 2b? (2 pts)



Fig. 2b

 $t_p =$ 

**e.** Assume you can choose the sizing  $S_2$  and  $S_4$  for inverters in Fig. 2c. What are the optimal values for minimum delay? What is the delay (expressed in terms of  $t_{p0}$ )? (3 pts)



**Fig. 2c** 

$$S_2 =$$

$$S_4 =$$

$$t_p =$$

## PROBLEM 3: General Knowledge (12 pts)

**a.** Determine the region of operation (Off, Linear, Saturation, Velocity saturation) in the following configurations. You may assume that all transistors are **short-channel devices** and have identical sizes,  $V_{DD} = 2.5$ V. Assume following transistor parameters:

$$\begin{split} NMOS: \quad &V_{Tn}=0.4V, \;\; k_n=115\mu A/V^2, \; V_{DSATn}=0.6V, \;\; \lambda=0, \; \gamma=0.4V^{1/2}, \; 2\Phi_F=-0.6V \\ PMOS: \quad &V_{Tp}=-0.4V, \;\; kp=-30\mu A/V^2, \; V_{DSATp}=-1V, \;\; \lambda=0, \; \gamma=-0.4V^{1/2}, \; 2\Phi_F=0.6V \end{split}$$

Explain your reasoning and show your derivations if needed. (5 pts)







**b.** The first row of the table given below lists the characteristics of a successful microprocessor designed for desktop systems. A low power version for portable use is desired and several changes are therefore made to the design. Use simple hand calculations to fill in estimates for blank cells in the table. Use the space below to explain your answers (if needed). All transistors exhibit **short-channel I-V characteristics.** (5 pts)

|                 | V <sub>DD</sub> / V <sub>T</sub> (V) | W, L, t <sub>ox</sub> (relative) | C<br>(nF) | I <sub>SAT</sub> (mA) | Clock<br>(GHz) | Area (mm²) | Power (W) |
|-----------------|--------------------------------------|----------------------------------|-----------|-----------------------|----------------|------------|-----------|
| Original        | 2.5 / 0.4                            | 1                                | 1         | 1                     | 2.4            | 100        | 8         |
| Voltage Scaling | 1.25 / 0.2                           | 1                                | 1         |                       |                |            |           |
| General Scaling | 1.25 / 0.2                           | 0.6                              |           |                       |                |            |           |

- c. For each of the following statements, indicate whether it is true or false (circle one answer). (2 pts, 0.5 for correct answer, -0.25 for wrong one)
- **T F** (a) The load capacitance of a static CMOS gate has no effect on its VTC.
- **T** F (b) The delay of a static CMOS inverter is minimized if  $(W/L)_p / (W/L)_n = \mu_n / \mu_p$ .
- T F (c) Silicided poly lines improve performance by decreasing the capacitance.
- T F (d) PMOS enters vel. saturation for smaller absolute value of electric field than NMOS.